Sarcina pioneers next-generation UCIe-A/S chiplet interconnects for AI systems
With unique interposer design and advanced signal routing techniques to minimize crosstalk.
Palo Alto, CA - September 8, 2025 - Sarcina Technology, a pioneer in semiconductor and photonic package design, has announced the development of patented methodologies for the UCIe-A (Universal Chiplet Interconnect Express-Advanced) and UCIe-S (Standard) protocols. The company's latest innovations include an optimized RDL (redistribution layer) interposer design for die-to-die interconnections, supporting data rates up to 32 gigabits transfers per second (GT/s) whilst optimizing signal routing architecture to minimize crosstalk and maximize signal integrity.
As AI workloads continue to expand at an unprecedented pace, the semiconductor industry faces the dual challenge of performance and manufacturability. Traditional SoCs are approaching their limits in terms of size, yield and cost. The solution lies in chiplet-based architectures. Sarcina Technology is focused on enabling package design to achieve the system level performance required for next-generation AI systems.
According to Larry Zu, CEO at Sarcina Technology: “One of the key challenges we are addressing is how to arrange interconnected wires to minimize signal crosstalk and enhance signal integrity. Given the constraints in available space and manufacturing limitations - such as the number of copper layers that can be used - this is a complex problem.”
Larry continues: “Extensive electromagnetic simulations confirm that Sarcina's novel interposer solutions meet stringent insertion loss and crosstalk requirements, enabling robust, high-bandwidth communication for next-generation AI accelerators and high-performance computing (HPC) systems.”
Universal Chiplet Interconnect Express-Advanced (UCIe-A) Protocol
Sarcina's patented methodology for the Universal Chiplet Interconnect Express-Advanced (UCIe-A) protocol, using RDL interposers, delivers:
- 32 GT/s die-to-die data rates fully compliant with UCIe 2.0 specifications.
- Optimized routing architecture that dramatically reduces crosstalk.
- Maximum utilization of 3D space, with routing channels strictly confined at the die edge (“beach front”) for seamless integration of UCIe-A IP.
- Multi-dimensional routing optimizations for data, clock and redundancy signals, enabling an ultra-ompact 3D routing region at the beach front.
- Cost-efficient designs that minimize RDL routing layers while staying within current manufacturable limits.
- Standardized RDL layouts that improve fabrication yield and streamline manufacturing.
UCIe-S (Standard) Interconnect Methodologies
Sarcina also leads with UCIe-S (Standard) interconnect methodologies, targeting organic substrates and advanced PCBs with HDI technology. These substrate-level designs achieve:
- Minimal insertion loss and crosstalk enabling long channel lengths over standard organic substrates.
- Structured multi-layer routing confined to an ultra-compact 3D space, allowing dense stacking of UCIe-S modules along the die edge without occupying external routing area.
- Compatibility with package-to-package links over organic substrates or HDI PCBs, scalable to PCIe daughter cards, acceleration modules and system baseboards.
- Verified 32 GT/s performance through advanced 3D HFSS, paving the way for UCIe 3.0 adoption.
- Seamless die-to-die communication even with silicon transmitter and receiver equalizations disabled, eliminating extra transistor circuit power consumption.
Combining UCIe-A and UCIe-S
By unifying UCIe-A and UCIe-S capabilities, Sarcina provides a comprehensive design and simulation platform for chiplet interconnects across interposers, substrates and PCBs. This allows customers to:
- Partition monolithic SoCs into chiplets for higher yield and cost-efficiency.
- Integrate heterogeneous technologies (compute, memory, analog, I/O) across process nodes.
- Incorporate silicon photonic dice and fiber array units (FAUs) with compute chiplets in a Co-Packaged Optics package, eliminating data bottlenecks that leave AI compute engines idle.
- Deploy scalable, manufacturable and high-performance solutions for AI acceleration and data-intensive computing.
Larry concludes: “At Sarcina, we are not just designing interconnects - we are helping to build the foundation of next-generation AI systems. When customers review our designs, they quickly recognize the value that Sarcina's package design brings to their AI chip. The advantages are immediately clear: enhanced performance, minimal silicon area, reduced cost, power-efficiency and ease of manufacturing. These latest innovations enable us to provide our customers with the very best package design.”
Sarcina is the package design expert for AI applications. To learn more about our AI platform please take a look at this previous press release: https://sarcinatech.com/ai_platform
Related Chiplet
- Interconnect Chiplet
- 12nm EURYTION RFK1 - UCIe SP based Ka-Ku Band Chiplet Transceiver
- Bridglets
- Automotive AI Accelerator
- Direct Chiplet Interface
Related News
- Alphawave Semi ‘Redefines Connectivity’ in AI Hardware and Edge AI Summit 2024 Presentation on Chiplet Interconnects
- Chiplet interconnect pioneer Eliyan gains additional financial backing from AI chip ecosystem with strategic investment from VentureTech Alliance
- Interconnect underdogs steering chiplet design bandwagon
- MSquare Technology Showcases Leadership in IP and Chiplet Innovation at the AI Hardware & Edge AI Summit
Latest News
- EV Group Achieves Breakthrough in Hybrid Bonding Overlay Control for Chiplet Integration
- Asicland Marks First Anniversary of ‘Taiwan R&D Center’
- Sarcina pioneers next-generation UCIe-A/S chiplet interconnects for AI systems
- Ayar Labs and Alchip to Scale AI Infrastructure with Co-Packaged Optics
- Alchip 3DIC Test Chip Tape Out Validates Ecosystem Readiness