YorChip announces Universal PHY™ PPA and introduces Open PHY to jumpstart broader market
Universal PHY™ is designed for both logic and memory over UCIe. The PHY cell supports TX, RX and switches modes rapidly a feature critical for HBM & HBF.
SAN RAMON, CA, UNITED STATES, October 24, 2025 -- YorChip, Inc. today announced the design completion of its Universal PHY, enabling customers to develop Open Chiplets and ASIC solutions for low power, cost-sensitive markets. The fully digital PHY, based on the UCIe-3D architecture, delivers power consumption below 0.1 pj/bit and area footprint of 0.07 mm2. The initial version targets digital logic interconnects – but the Universal PHY is designed to support future memory interfaces such as HBM over UCIe, HBF over UCIe and advanced NVM over UCIe applications.
The company also introduced a free Open PHY specification, which is interoperable with the Universal PHY™ for universities, inventors, and startups to accelerate Chiplet innovation. The Open PHY is suitable for mature nodes as well as specialty Optical, Memory and Mems nodes to join the multi-die revolution in a single package.
YorChip’s CEO and co-founder, Kash Johal, said “YorChip supports the Open Chiplet Economy initiative from OCP with our OpenPHY. Broad use of Chiplets is not happening due to PHY licensing costs (millions of dollars), lack of availability on mature nodes and OpenPHY will help jumpstart Chiplet adoption by eliminating cost and design barriers.”
YorChip’s CTO and co-founder, Frank Dunlap, said, “Universal PHY™ offers best in class Power and Area and is designed to support in-package connectivity for both logic and memory over UCIe. Our core PHY cell may be configured as either TX, RX and switches modes rapidly, a feature critical for future HBM, HBF and NVM applications which require asymmetric bandwidth.”
“Open chiplet architectures are redefining how innovation scales by enabling seamless die-to-die interoperability and lowering barriers to entry. QuickLogic is committed to accelerating this future by developing flexible, low-power interfaces and working hand-in-hand with partners like YorChip to make the Open Chiplet Economy a reality,” said Brian Faith, CEO of QuickLogic.
About YorChip
Yorchip is developer of UCIe PHY IP for Chiplets featuring best in class PPA. Our UCIe PHY is designed to be portable across any foundry and node – it’s 100% digital. YorChip is working with a number of Partners to offer Chiplets to end customers across a broad range of markets by leveraging our Universal PHYTM and advanced packaging technology. YorChip is headquartered in San Ramon, California with design partners worldwide.
Related Chiplet
- DPIQ Tx PICs
- IMDD Tx PICs
- Near-Packaged Optics (NPO) Chiplet Solution
- High Performance Droplet
- Interconnect Chiplet
Related News
- YorChip announces patent-pending Universal PHY for Open Chiplets
- YorChip and Sofics Expand UCIe PHY Across TSMC Nodes
- YorChip and Partners launch Physical AI Chiplet Ecosystem (P.A.C.E.)
- Keysight Introduces Chiplet PHY Designer for Simulating D2D to D2D PHY IP Supporting the UCIe™ Standard
Latest News
- Xanadu and Tower Semiconductor Deepen Strategic Collaboration to Accelerate Photonic Quantum Hardware Innovation
- EV Group Unveils Next-Generation EVG®120 Resist Processing System for High-Volume Manufacturing
- CEA Demonstrates First Dynamically Routed Electro-Optical Router for Photonic Interposers
- Renesas Develops SoC Technologies for Automotive Multi-Domain ECUs Essential for the SDV Era
- Keysight Unveils 3D Interconnect Designer for Chiplet and 3DIC Advanced Package Designs