UCIe Consortium Releases 2.0 Specification Supporting Manageability System Architecture and 3D Packaging
BEAVERTON, Ore.-- August 06, 2024 -- Today the Universal Chiplet Interconnect Express™ (UCIe™) Consortium announced the release of its 2.0 Specification. The UCIe 2.0 Specification adds support for a standardized system architecture for manageability and holistically addresses the design challenges for testability, manageability, and debug (DFx) for the SIP lifecycle across multiple chiplets – from sort to management in the field. The introduction of optional manageability features and a UCIe DFx Architecture (UDA), which includes a management fabric within each chiplet for testing, telemetry, and debug functions, allows vendor agnostic chiplet interoperability across a flexible and a unified approach to SIP management and DFx operations.
Additionally, the 2.0 Specification supports 3D packaging – offering higher bandwidth density and improved power efficiency compared to 2D and 2.5D architectures. UCIe-3D is optimized for hybrid bonding with a bump pitch functional for bump pitches as big as 10-25 microns to as small as 1 micron or less to provide flexibility and scalability.
Another feature is optimized package designs for interoperability and compliance testing. The goal of compliance testing is to validate the main-band supported features of a Device Under Test (DUT) against a known-good reference UCIe implementation. UCIe 2.0 establishes an initial framework for physical, adapter, and protocol compliance testing.
“UCIe Consortium is supporting a diverse range of chiplets to meet the needs of the rapidly changing semiconductor industry,” said Cheolmin Park, UCIe Consortium President and Corporate VP, Samsung Electronics. “The UCIe 2.0 Specification builds on previous iterations by developing a comprehensive solution stack and encouraging interoperability between chiplet solutions. This is yet another example of the Consortium’s dedication to the flourishing open chiplet ecosystem.”
Highlights of the UCIe 2.0 Specification:
- Holistic support for manageability, debug, and testing for any System-in-Package (SiP) construction with multiple chiplets.
- Support for 3D packaging to significantly enhance bandwidth density and power efficiency.
- Improved system-level solutions with manageability defined as part of the chiplet stack.
- Optimized package designs for interoperability and compliance testing.
- Fully backward compatible with UCIe 1.1 and UCIe 1.0.
The UCIe 2.0 Specification is available to the public by request at www.uciexpress.org/specifications.
Learn more about the UCIe 2.0 Specification at the Future of Memory and Storage (FMS)
Dr. Debendra Das Sharma, UCIe Consortium Chairman, will introduce new features included in the UCIe 2.0 Specification at FMS on Thursday, August 8, 2024, from 8:30 – 9:35 am PT in the Santa Clara Convention Center. UCIe Consortium will also host a kiosk in SNIA’s Open Standards Pavilion on the exhibit show floor from August 6-8. Visit the FMS agenda for detailed information about UCIe Consortium’s presentation and exhibit schedule: https://futurememorystorage.com/.
Resources:
About UCIe Consortium
The UCIe Consortium is an industry consortium dedicated to advancing UCIe™ (Universal Chiplet Interconnect Express™) technology, an open industry standard that defines the interconnect between chiplets within a package, enabling an open chiplet ecosystem and ubiquitous interconnect at the package level. UCIe Consortium is led by key industry leaders Advanced Semiconductor Engineering, Inc. (ASE), Alibaba, AMD, Arm, Google Cloud, Intel Corporation, Meta, Microsoft Corporation, NVIDIA, Qualcomm Incorporated, Samsung Electronics, and Taiwan Semiconductor Manufacturing Company, and represents more than 130 member companies. For more information, visit www.UCIexpress.org.
Related Chiplet
- Direct Chiplet Interface
- HBM3e Advanced-packaging chiplet for all workloads
- UCIe AP based 8-bit 170-Gsps Chiplet Transceiver
- UCIe based 8-bit 48-Gsps Transceiver
- UCIe based 12-bit 12-Gsps Transceiver
Related News
- UCIe™ (Universal Chiplet Interconnect Express™) Consortium Releases its 1.1 Specification
- Alphawave Semi Partners with PCISig, CXL Consortium, UCIe Consortium, Samtec and Lessengers to Showcase Advances in AI Connectivity at Supercomputing 2024
- Alphawave Semi Scales UCIe™ to 64 Gbps Enabling >20 Tbps/mm Bandwidth Density for Die-to-Die Chiplet Connectivity
- Eliyan Supports Latest Version of UCIe Chiplet Interconnect Standard, Continues to Drive Performance and Bandwidth Capabilities to 40Gbps and Beyond to Help Meet the Needs of the Multi-die Era
Latest News
- Alphawave Semi Scales UCIe™ to 64 Gbps Enabling >20 Tbps/mm Bandwidth Density for Die-to-Die Chiplet Connectivity
- Silicon Box welcomes European Commission approval of €1.3 billion Italian State aid measure to support new advanced packaging facility in Novara
- Fraunhofer IMS Takes a Key Role in Establishing the APECS Pilot Line
- EdgeCortix Joins AI-RAN Alliance to Accelerate the Integration of AI and Next-gen RAN Infrastructure
- Cadence Rolls Out System Chiplet to Reorganize the SoC