Three-dimensional photonic integration for ultra-low-energy, high-bandwidth interchip data links
By Stuart Daudlin 1, Anthony Rizzo 1,2,3, Sunwoo Lee 4, Devesh Khilwani 4, Christine Ou 4, Songli Wang 1, Asher Novick 4, 1, Vignesh Gopal 1, Michael Cullen 1, Robert Parsons 1, Kaylx Jang 1, Alyosha Molnar 4 & Keren Bergman 1
1 Department of Electrical Engineering, Columbia University, New York, NY, USA.
2 Air Force Research Laboratory Information Directorate, Rome, NY, USA.
3 Thayer School of Engineering, Dartmouth College, Hanover, NH, USA. 4Department of Electrical and Computer Engineering, Cornell University, Ithaca, NY, USA.
Abstract
Artificial intelligence (AI) hardware is positioned to unlock revolutionary computational abilities by leveraging vast distributed networks of advanced semiconductor chips. However, a barrier for AI scaling is the disproportionately high energy and chip area required to transmit data between the chips. Here we present a solution to this long-standing overhead through dense three-dimensional (3D) integration of photonics and electronics. With 80 photonic transmitters and receivers occupying a combined chip footprint of only 0.3 mm2, our platform achieves an order-of-magnitude-greater number of 3D-integrated channels than prior demonstrations. This enables both high-bandwidth (800 Gb s−1) and highly efficient, dense (5.3 Tb s−1 mm−2) 3D channels. The transceiver energy efficiency is showcased by a state-of-the-art 50 fJ and 70 fJ per communicated bit from the transmitter and receiver front ends, respectively, operating at 10 Gb s−1per channel. Furthermore, the design is compatible with commercial complementary metal–oxide–semiconductor foundries fabrication on 300-mm-sized wafers, providing a route to mass production. Such ultra-energy-efficient, high-bandwidth data communication links promise to eliminate the bandwidth bottleneck between spatially distinct compute nodes and support the scaling of future AI computing hardware.
To read the full article, click here
Related Chiplet
- 12nm EURYTION RFK1 - UCIe SP based Ka-Ku Band Chiplet Transceiver
- Interconnect Chiplet
- Bridglets
- Automotive AI Accelerator
- Direct Chiplet Interface
Related Technical Papers
- Heterogeneous Integration - Chiplets
- Why package lithography matters in heterogeneous chiplet integration
- Workflows for tackling heterogeneous integration of chiplets for 2.5D/3D semiconductor packaging
- High-performance, power-efficient three-dimensional system-in-package designs with universal chiplet interconnect express
Latest Technical Papers
- Enhancing Test Efficiency through Automated ATPG-Aware Lightweight Scan Instrumentation
- Modeling Chiplet-to-Chiplet (C2C) Communication for Chiplet-based Co-Design
- Die-Level Transformation of 2D Shuttle Chips into 3D-IC for Advanced Rapid Prototyping using Meta Bonding
- STAMP-2.5D: Structural and Thermal Aware Methodology for Placement in 2.5D Integration
- MCMComm: Hardware-Software Co-Optimization for End-to-End Communication in Multi-Chip-Modules