For the First Time, UCIe Shares Bandwidth Speeds Between Chiplets
By Agam Shah, HPC Wire (June 7, 2023)
The first numbers of the available bandwidth between chiplets are out – UCIe is estimating that chiplet packages could squeeze out communication speeds of 630 GB/s, or 0.63 TB/s, in a very tight area.
That number was shared by the Universal Chiplet Interconnect Express consortium last month during a presentation at ISC 2023. The consortium is developing UCIe, which is emerging as a universal interconnect to connect different silicon modules on a chiplet package.
Chip designers and manufacturers are breaking up big chip design into small pieces via chiplets, which are silicon modules that are assembled in one package. The chiplet approach can combine a wide range of accelerators and technologies in a single package. The current approach of throwing everything in one integrated chip is becoming cost prohibitive.
Chiplets are also beneficial by enabling silicon made on different nodes to be packaged together. For example, mixed signal chiplets made on older nodes could be combined with dense subsystems made on newer process nodes.
To read the full article, click here
Related Chiplet
- 12nm EURYTION RFK1 - UCIe SP based Ka-Ku Band Chiplet Transceiver
- Interconnect Chiplet
- Bridglets
- Automotive AI Accelerator
- Direct Chiplet Interface
Related News
- Top 10 IC Design Houses’ Combined Revenue Grows 12% in 2023, NVIDIA Takes Lead for the First Time, Says TrendForce
- Alphawave Semi and Arm to Present on Chiplets for Architecting Next-Generation Terabit AI Networks at the TSMC OIP Ecosystem Forum North America
- DreamBig Semiconductor Announces Partnership with Samsung Foundry to Launch Chiplets for World Leading MARS Chiplet Platform on 4nm FinFET Process Technology Featuring 3D HBM Integration to Solve Scale-up and Scale-out Limitations of AI for the Masses
- Why UCIe is Key to Connectivity for Next-Gen AI Chiplets
Latest News
- Untether AI Enters Into a Strategic Agreement with AMD
- Alphawave Semi Tapes Out Breakthrough 36G UCIe™ IP on TSMC 2nm, Unlocking Foundational AI Platform IP on Nanosheet Processes
- How Secure Are Analog Circuits?
- Sarcina Technology advances photonic package design to address key data center challenges
- Imec demonstrates 16nm pitch Ru lines with record-low resistance obtained using a semi-damascene integration approach